lkml.org 
[lkml]   [2022]   [Aug]   [22]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
/
From
SubjectRE: [PATCH v3 2/6] dt-binding: phy: Add iMX8MP PCIe PHY binding
Date
> -----Original Message-----
> From: Rob Herring <robh@kernel.org>
> Sent: 2022年8月23日 2:07
> To: Hongxing Zhu <hongxing.zhu@nxp.com>
> Cc: p.zabel@pengutronix.de; l.stach@pengutronix.de; bhelgaas@google.com;
> lorenzo.pieralisi@arm.com; shawnguo@kernel.org; vkoul@kernel.org;
> alexander.stein@ew.tq-group.com; marex@denx.de;
> linux-phy@lists.infradead.org; devicetree@vger.kernel.org;
> linux-pci@vger.kernel.org; linux-arm-kernel@lists.infradead.org;
> linux-kernel@vger.kernel.org; kernel@pengutronix.de; dl-linux-imx
> <linux-imx@nxp.com>
> Subject: Re: [PATCH v3 2/6] dt-binding: phy: Add iMX8MP PCIe PHY binding
>
> On Thu, Aug 18, 2022 at 03:02:29PM +0800, Richard Zhu wrote:
> > Add i.MX8MP PCIe PHY binding.
>
> Explain the differences in h/w. The phy is connected to PERST#?
>
Hi Rob:
Thanks for your review comments.
Yes, it is. PERST# impacts PCIe PHY too.
The default value of this bit is 1b'1 on i.MX8MQ/i.MX8MM platforms.
But i.MX8MP has one inversed default value 1b'0 of PERST bit.
The PERST bit should be kept 1b'1 after power and clocks are stable.
So add the PHY PERST explicitly for i.MX8MP PCIe PHY.

> >
> > Signed-off-by: Richard Zhu <hongxing.zhu@nxp.com>
> > ---
> > .../bindings/phy/fsl,imx8-pcie-phy.yaml | 16 +++++++++++++---
> > 1 file changed, 13 insertions(+), 3 deletions(-)
> >
> > diff --git a/Documentation/devicetree/bindings/phy/fsl,imx8-pcie-phy.yaml
> b/Documentation/devicetree/bindings/phy/fsl,imx8-pcie-phy.yaml
> > index b6421eedece3..692783c7fd69 100644
> > --- a/Documentation/devicetree/bindings/phy/fsl,imx8-pcie-phy.yaml
> > +++ b/Documentation/devicetree/bindings/phy/fsl,imx8-pcie-phy.yaml
> > @@ -16,6 +16,7 @@ properties:
> > compatible:
> > enum:
> > - fsl,imx8mm-pcie-phy
> > + - fsl,imx8mp-pcie-phy
> >
> > reg:
> > maxItems: 1
> > @@ -28,11 +29,16 @@ properties:
> > - const: ref
> >
> > resets:
> > - maxItems: 1
> > + minItems: 1
> > + maxItems: 2
> >
> > reset-names:
> > - items:
> > - - const: pciephy
> > + oneOf:
> > + - items: # for iMX8MM
> > + - const: pciephy
> > + - items: # for IMX8MP
> > + - const: pciephy
> > + - const: perst
>
> This does the same thing:
>
> minItems: 1
> items:
> - const: pciephy
> - const: perst
>
Okay, thanks.

Best Regards
Richard Zhu
>
> >
> > fsl,refclk-pad-mode:
> > description: |
> > @@ -60,6 +66,10 @@ properties:
> > description: A boolean property indicating the CLKREQ# signal is
> > not supported in the board design (optional)
> >
> > + power-domains:
> > + description: PCIe PHY power domain (optional).
> > + maxItems: 1
> > +
> > required:
> > - "#phy-cells"
> > - compatible
> > --
> > 2.25.1
> >
> >
\
 
 \ /
  Last update: 2022-08-23 04:13    [W:0.078 / U:2.420 seconds]
©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site