lkml.org 
[lkml]   [2019]   [May]   [20]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
    Patch in this message
    /
    From
    Subject[PATCH 5.1 045/128] mmc: tegra: fix ddr signaling for non-ddr modes
    Date
    From: Sowjanya Komatineni <skomatineni@nvidia.com>

    commit 92cd1667d579af5c3ef383680598a112da3695df upstream.

    ddr_signaling is set to true for DDR50 and DDR52 modes but is
    not set back to false for other modes. This programs incorrect
    host clock when mode change happens from DDR52/DDR50 to other
    SDR or HS modes like incase of mmc_retune where it switches
    from HS400 to HS DDR and then from HS DDR to HS mode and then
    to HS200.

    This patch fixes the ddr_signaling to set properly for non DDR
    modes.

    Tested-by: Jon Hunter <jonathanh@nvidia.com>
    Acked-by: Adrian Hunter <adrian.hunter@intel.com>
    Signed-off-by: Sowjanya Komatineni <skomatineni@nvidia.com>
    Cc: stable@vger.kernel.org # v4.20 +
    Signed-off-by: Ulf Hansson <ulf.hansson@linaro.org>
    Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>

    ---
    drivers/mmc/host/sdhci-tegra.c | 1 +
    1 file changed, 1 insertion(+)

    --- a/drivers/mmc/host/sdhci-tegra.c
    +++ b/drivers/mmc/host/sdhci-tegra.c
    @@ -779,6 +779,7 @@ static void tegra_sdhci_set_uhs_signalin
    bool set_dqs_trim = false;
    bool do_hs400_dll_cal = false;

    + tegra_host->ddr_signaling = false;
    switch (timing) {
    case MMC_TIMING_UHS_SDR50:
    case MMC_TIMING_UHS_SDR104:

    \
     
     \ /
      Last update: 2019-05-20 14:35    [W:4.074 / U:0.176 seconds]
    ©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site