lkml.org 
[lkml]   [2019]   [Apr]   [18]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
    Patch in this message
    /
    From
    Subject[PATCH 5.0 81/93] platform/x86: intel_pmc_core: Quirk to ignore XTAL shutdown
    Date
    [ Upstream commit 238f9c11351f8af8534ae0318b4d9acc77b09ee8 ]

    On some platforms such as HP Elite-x2-1013-g3, the platform BIOS
    enforces XTAL to remain off before S0ix state can be achieved. This may
    not be optimum when we want to enable use cases like Low Power Audio,
    Wake on Voice etc which always need 24mhz clock.

    This introduces a new quirk to allow S0ix entry when all other
    conditions except for XTAL clock are good on a given platform. The extra
    power consumed by XTAL clock is about 2mw but it saves much more
    platform power compared to the system that remains in just PC10.

    Link: https://bit.ly/2UmnrFf
    Bugzilla: https://bugzilla.kernel.org/show_bug.cgi?id=201579
    Tested-by: "David E. Box" <david.e.box@linux.intel.com>
    Reported-and-tested-by: russianneuromancer <russianneuromancer@ya.ru>
    Signed-off-by: Rajneesh Bhardwaj <rajneesh.bhardwaj@linux.intel.com>
    Signed-off-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
    Signed-off-by: Darren Hart (VMware) <dvhart@infradead.org>
    Signed-off-by: Sasha Levin <sashal@kernel.org>
    ---
    drivers/platform/x86/intel_pmc_core.c | 34 +++++++++++++++++++++++++++
    drivers/platform/x86/intel_pmc_core.h | 5 ++++
    2 files changed, 39 insertions(+)

    diff --git a/drivers/platform/x86/intel_pmc_core.c b/drivers/platform/x86/intel_pmc_core.c
    index c37e74ee609d..a9cbe5be277b 100644
    --- a/drivers/platform/x86/intel_pmc_core.c
    +++ b/drivers/platform/x86/intel_pmc_core.c
    @@ -15,6 +15,7 @@
    #include <linux/bitfield.h>
    #include <linux/debugfs.h>
    #include <linux/delay.h>
    +#include <linux/dmi.h>
    #include <linux/io.h>
    #include <linux/module.h>
    #include <linux/pci.h>
    @@ -139,6 +140,7 @@ static const struct pmc_reg_map spt_reg_map = {
    .pm_cfg_offset = SPT_PMC_PM_CFG_OFFSET,
    .pm_read_disable_bit = SPT_PMC_READ_DISABLE_BIT,
    .ltr_ignore_max = SPT_NUM_IP_IGN_ALLOWED,
    + .pm_vric1_offset = SPT_PMC_VRIC1_OFFSET,
    };

    /* Cannonlake: PGD PFET Enable Ack Status Register(s) bitmap */
    @@ -751,6 +753,37 @@ static const struct pci_device_id pmc_pci_ids[] = {
    { 0, },
    };

    +/*
    + * This quirk can be used on those platforms where
    + * the platform BIOS enforces 24Mhx Crystal to shutdown
    + * before PMC can assert SLP_S0#.
    + */
    +int quirk_xtal_ignore(const struct dmi_system_id *id)
    +{
    + struct pmc_dev *pmcdev = &pmc;
    + u32 value;
    +
    + value = pmc_core_reg_read(pmcdev, pmcdev->map->pm_vric1_offset);
    + /* 24MHz Crystal Shutdown Qualification Disable */
    + value |= SPT_PMC_VRIC1_XTALSDQDIS;
    + /* Low Voltage Mode Enable */
    + value &= ~SPT_PMC_VRIC1_SLPS0LVEN;
    + pmc_core_reg_write(pmcdev, pmcdev->map->pm_vric1_offset, value);
    + return 0;
    +}
    +
    +static const struct dmi_system_id pmc_core_dmi_table[] = {
    + {
    + .callback = quirk_xtal_ignore,
    + .ident = "HP Elite x2 1013 G3",
    + .matches = {
    + DMI_MATCH(DMI_SYS_VENDOR, "HP"),
    + DMI_MATCH(DMI_PRODUCT_NAME, "HP Elite x2 1013 G3"),
    + },
    + },
    + {}
    +};
    +
    static int __init pmc_core_probe(void)
    {
    struct pmc_dev *pmcdev = &pmc;
    @@ -792,6 +825,7 @@ static int __init pmc_core_probe(void)
    return err;
    }

    + dmi_check_system(pmc_core_dmi_table);
    pr_info(" initialized\n");
    return 0;
    }
    diff --git a/drivers/platform/x86/intel_pmc_core.h b/drivers/platform/x86/intel_pmc_core.h
    index 1a0104d2cbf0..9bc16d7d2917 100644
    --- a/drivers/platform/x86/intel_pmc_core.h
    +++ b/drivers/platform/x86/intel_pmc_core.h
    @@ -25,6 +25,7 @@
    #define SPT_PMC_MTPMC_OFFSET 0x20
    #define SPT_PMC_MFPMC_OFFSET 0x38
    #define SPT_PMC_LTR_IGNORE_OFFSET 0x30C
    +#define SPT_PMC_VRIC1_OFFSET 0x31c
    #define SPT_PMC_MPHY_CORE_STS_0 0x1143
    #define SPT_PMC_MPHY_CORE_STS_1 0x1142
    #define SPT_PMC_MPHY_COM_STS_0 0x1155
    @@ -135,6 +136,9 @@ enum ppfear_regs {
    #define SPT_PMC_BIT_MPHY_CMN_LANE2 BIT(2)
    #define SPT_PMC_BIT_MPHY_CMN_LANE3 BIT(3)

    +#define SPT_PMC_VRIC1_SLPS0LVEN BIT(13)
    +#define SPT_PMC_VRIC1_XTALSDQDIS BIT(22)
    +
    /* Cannonlake Power Management Controller register offsets */
    #define CNP_PMC_SLPS0_DBG_OFFSET 0x10B4
    #define CNP_PMC_PM_CFG_OFFSET 0x1818
    @@ -217,6 +221,7 @@ struct pmc_reg_map {
    const int pm_read_disable_bit;
    const u32 slps0_dbg_offset;
    const u32 ltr_ignore_max;
    + const u32 pm_vric1_offset;
    };

    /**
    --
    2.19.1


    \
     
     \ /
      Last update: 2019-04-18 20:13    [W:4.070 / U:0.464 seconds]
    ©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site