lkml.org 
[lkml]   [2018]   [Apr]   [3]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
Patch in this message
/
From
Subject[PATCH v5 01/13] ARM: move cputype definitions into another file
Date
To add the support for SMP on sun8i-a83t, we will use some
definitions in an assembly file so move definitions into
another file to separate C functions and macro defintions.

Signed-off-by: Mylène Josserand <mylene.josserand@bootlin.com>
---
arch/arm/include/asm/cputype.h | 94 +-----------------------------------
arch/arm/include/asm/cputype_def.h | 98 ++++++++++++++++++++++++++++++++++++++
2 files changed, 99 insertions(+), 93 deletions(-)
create mode 100644 arch/arm/include/asm/cputype_def.h

diff --git a/arch/arm/include/asm/cputype.h b/arch/arm/include/asm/cputype.h
index cb546425da8a..4cb26e840a58 100644
--- a/arch/arm/include/asm/cputype.h
+++ b/arch/arm/include/asm/cputype.h
@@ -4,99 +4,7 @@

#include <linux/stringify.h>
#include <linux/kernel.h>
-
-#define CPUID_ID 0
-#define CPUID_CACHETYPE 1
-#define CPUID_TCM 2
-#define CPUID_TLBTYPE 3
-#define CPUID_MPUIR 4
-#define CPUID_MPIDR 5
-#define CPUID_REVIDR 6
-
-#ifdef CONFIG_CPU_V7M
-#define CPUID_EXT_PFR0 0x40
-#define CPUID_EXT_PFR1 0x44
-#define CPUID_EXT_DFR0 0x48
-#define CPUID_EXT_AFR0 0x4c
-#define CPUID_EXT_MMFR0 0x50
-#define CPUID_EXT_MMFR1 0x54
-#define CPUID_EXT_MMFR2 0x58
-#define CPUID_EXT_MMFR3 0x5c
-#define CPUID_EXT_ISAR0 0x60
-#define CPUID_EXT_ISAR1 0x64
-#define CPUID_EXT_ISAR2 0x68
-#define CPUID_EXT_ISAR3 0x6c
-#define CPUID_EXT_ISAR4 0x70
-#define CPUID_EXT_ISAR5 0x74
-#else
-#define CPUID_EXT_PFR0 "c1, 0"
-#define CPUID_EXT_PFR1 "c1, 1"
-#define CPUID_EXT_DFR0 "c1, 2"
-#define CPUID_EXT_AFR0 "c1, 3"
-#define CPUID_EXT_MMFR0 "c1, 4"
-#define CPUID_EXT_MMFR1 "c1, 5"
-#define CPUID_EXT_MMFR2 "c1, 6"
-#define CPUID_EXT_MMFR3 "c1, 7"
-#define CPUID_EXT_ISAR0 "c2, 0"
-#define CPUID_EXT_ISAR1 "c2, 1"
-#define CPUID_EXT_ISAR2 "c2, 2"
-#define CPUID_EXT_ISAR3 "c2, 3"
-#define CPUID_EXT_ISAR4 "c2, 4"
-#define CPUID_EXT_ISAR5 "c2, 5"
-#endif
-
-#define MPIDR_SMP_BITMASK (0x3 << 30)
-#define MPIDR_SMP_VALUE (0x2 << 30)
-
-#define MPIDR_MT_BITMASK (0x1 << 24)
-
-#define MPIDR_HWID_BITMASK 0xFFFFFF
-
-#define MPIDR_INVALID (~MPIDR_HWID_BITMASK)
-
-#define MPIDR_LEVEL_BITS 8
-#define MPIDR_LEVEL_MASK ((1 << MPIDR_LEVEL_BITS) - 1)
-#define MPIDR_LEVEL_SHIFT(level) (MPIDR_LEVEL_BITS * level)
-
-#define MPIDR_AFFINITY_LEVEL(mpidr, level) \
- ((mpidr >> (MPIDR_LEVEL_BITS * level)) & MPIDR_LEVEL_MASK)
-
-#define ARM_CPU_IMP_ARM 0x41
-#define ARM_CPU_IMP_DEC 0x44
-#define ARM_CPU_IMP_INTEL 0x69
-
-/* ARM implemented processors */
-#define ARM_CPU_PART_ARM1136 0x4100b360
-#define ARM_CPU_PART_ARM1156 0x4100b560
-#define ARM_CPU_PART_ARM1176 0x4100b760
-#define ARM_CPU_PART_ARM11MPCORE 0x4100b020
-#define ARM_CPU_PART_CORTEX_A8 0x4100c080
-#define ARM_CPU_PART_CORTEX_A9 0x4100c090
-#define ARM_CPU_PART_CORTEX_A5 0x4100c050
-#define ARM_CPU_PART_CORTEX_A7 0x4100c070
-#define ARM_CPU_PART_CORTEX_A12 0x4100c0d0
-#define ARM_CPU_PART_CORTEX_A17 0x4100c0e0
-#define ARM_CPU_PART_CORTEX_A15 0x4100c0f0
-#define ARM_CPU_PART_MASK 0xff00fff0
-
-/* DEC implemented cores */
-#define ARM_CPU_PART_SA1100 0x4400a110
-
-/* Intel implemented cores */
-#define ARM_CPU_PART_SA1110 0x6900b110
-#define ARM_CPU_REV_SA1110_A0 0
-#define ARM_CPU_REV_SA1110_B0 4
-#define ARM_CPU_REV_SA1110_B1 5
-#define ARM_CPU_REV_SA1110_B2 6
-#define ARM_CPU_REV_SA1110_B4 8
-
-#define ARM_CPU_XSCALE_ARCH_MASK 0xe000
-#define ARM_CPU_XSCALE_ARCH_V1 0x2000
-#define ARM_CPU_XSCALE_ARCH_V2 0x4000
-#define ARM_CPU_XSCALE_ARCH_V3 0x6000
-
-/* Qualcomm implemented cores */
-#define ARM_CPU_PART_SCORPION 0x510002d0
+#include <asm/cputype_def.h>

extern unsigned int processor_id;

diff --git a/arch/arm/include/asm/cputype_def.h b/arch/arm/include/asm/cputype_def.h
new file mode 100644
index 000000000000..3a62ea13dc35
--- /dev/null
+++ b/arch/arm/include/asm/cputype_def.h
@@ -0,0 +1,98 @@
+/* SPDX-License-Identifier: GPL-2.0 */
+#ifndef __ASM_ARM_CPUTYPEDEF_H
+#define __ASM_ARM_CPUTYPEDEF_H
+
+#define CPUID_ID 0
+#define CPUID_CACHETYPE 1
+#define CPUID_TCM 2
+#define CPUID_TLBTYPE 3
+#define CPUID_MPUIR 4
+#define CPUID_MPIDR 5
+#define CPUID_REVIDR 6
+
+#ifdef CONFIG_CPU_V7M
+#define CPUID_EXT_PFR0 0x40
+#define CPUID_EXT_PFR1 0x44
+#define CPUID_EXT_DFR0 0x48
+#define CPUID_EXT_AFR0 0x4c
+#define CPUID_EXT_MMFR0 0x50
+#define CPUID_EXT_MMFR1 0x54
+#define CPUID_EXT_MMFR2 0x58
+#define CPUID_EXT_MMFR3 0x5c
+#define CPUID_EXT_ISAR0 0x60
+#define CPUID_EXT_ISAR1 0x64
+#define CPUID_EXT_ISAR2 0x68
+#define CPUID_EXT_ISAR3 0x6c
+#define CPUID_EXT_ISAR4 0x70
+#define CPUID_EXT_ISAR5 0x74
+#else
+#define CPUID_EXT_PFR0 "c1, 0"
+#define CPUID_EXT_PFR1 "c1, 1"
+#define CPUID_EXT_DFR0 "c1, 2"
+#define CPUID_EXT_AFR0 "c1, 3"
+#define CPUID_EXT_MMFR0 "c1, 4"
+#define CPUID_EXT_MMFR1 "c1, 5"
+#define CPUID_EXT_MMFR2 "c1, 6"
+#define CPUID_EXT_MMFR3 "c1, 7"
+#define CPUID_EXT_ISAR0 "c2, 0"
+#define CPUID_EXT_ISAR1 "c2, 1"
+#define CPUID_EXT_ISAR2 "c2, 2"
+#define CPUID_EXT_ISAR3 "c2, 3"
+#define CPUID_EXT_ISAR4 "c2, 4"
+#define CPUID_EXT_ISAR5 "c2, 5"
+#endif
+
+#define MPIDR_SMP_BITMASK (0x3 << 30)
+#define MPIDR_SMP_VALUE (0x2 << 30)
+
+#define MPIDR_MT_BITMASK (0x1 << 24)
+
+#define MPIDR_HWID_BITMASK 0xFFFFFF
+
+#define MPIDR_INVALID (~MPIDR_HWID_BITMASK)
+
+#define MPIDR_LEVEL_BITS 8
+#define MPIDR_LEVEL_MASK ((1 << MPIDR_LEVEL_BITS) - 1)
+#define MPIDR_LEVEL_SHIFT(level) (MPIDR_LEVEL_BITS * level)
+
+#define MPIDR_AFFINITY_LEVEL(mpidr, level) \
+ ((mpidr >> (MPIDR_LEVEL_BITS * level)) & MPIDR_LEVEL_MASK)
+
+#define ARM_CPU_IMP_ARM 0x41
+#define ARM_CPU_IMP_DEC 0x44
+#define ARM_CPU_IMP_INTEL 0x69
+
+/* ARM implemented processors */
+#define ARM_CPU_PART_ARM1136 0x4100b360
+#define ARM_CPU_PART_ARM1156 0x4100b560
+#define ARM_CPU_PART_ARM1176 0x4100b760
+#define ARM_CPU_PART_ARM11MPCORE 0x4100b020
+#define ARM_CPU_PART_CORTEX_A8 0x4100c080
+#define ARM_CPU_PART_CORTEX_A9 0x4100c090
+#define ARM_CPU_PART_CORTEX_A5 0x4100c050
+#define ARM_CPU_PART_CORTEX_A7 0x4100c070
+#define ARM_CPU_PART_CORTEX_A12 0x4100c0d0
+#define ARM_CPU_PART_CORTEX_A17 0x4100c0e0
+#define ARM_CPU_PART_CORTEX_A15 0x4100c0f0
+#define ARM_CPU_PART_MASK 0xff00fff0
+
+/* DEC implemented cores */
+#define ARM_CPU_PART_SA1100 0x4400a110
+
+/* Intel implemented cores */
+#define ARM_CPU_PART_SA1110 0x6900b110
+#define ARM_CPU_REV_SA1110_A0 0
+#define ARM_CPU_REV_SA1110_B0 4
+#define ARM_CPU_REV_SA1110_B1 5
+#define ARM_CPU_REV_SA1110_B2 6
+#define ARM_CPU_REV_SA1110_B4 8
+
+#define ARM_CPU_XSCALE_ARCH_MASK 0xe000
+#define ARM_CPU_XSCALE_ARCH_V1 0x2000
+#define ARM_CPU_XSCALE_ARCH_V2 0x4000
+#define ARM_CPU_XSCALE_ARCH_V3 0x6000
+
+/* Qualcomm implemented cores */
+#define ARM_CPU_PART_SCORPION 0x510002d0
+
+#endif
--
2.11.0
\
 
 \ /
  Last update: 2018-04-03 08:23    [W:0.218 / U:0.676 seconds]
©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site