lkml.org 
[lkml]   [2016]   [Aug]   [31]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
    Patch in this message
    /
    From
    Subject[PATCH 3/7] serial: 8250_fintek: Set maximum FIFO of F81216H
    Date
    The Fintek F81216H had maximum 128Bytes FIFO, but some BIOS configurated
    as normal 16Bytes FIFO. This patch will set 128Bytes FIFO and trigger
    level multiplier as 4x when F81216H detected.

    Default 16550A trigger level is 8Bytes. When this patch applied, the
    trigger level will change to 8Byte x 4 = 32Byte. It can be reduce the RX
    incoming interrupts.

    Signed-off-by: Ji-Ze Hong (Peter Hong) <hpeter+linux_kernel@gmail.com>
    ---
    drivers/tty/serial/8250/8250_fintek.c | 29 ++++++++++++++++++++++++++---
    1 file changed, 26 insertions(+), 3 deletions(-)

    diff --git a/drivers/tty/serial/8250/8250_fintek.c b/drivers/tty/serial/8250/8250_fintek.c
    index cd8903f..5625203 100644
    --- a/drivers/tty/serial/8250/8250_fintek.c
    +++ b/drivers/tty/serial/8250/8250_fintek.c
    @@ -21,8 +21,8 @@
    #define EXIT_KEY 0xAA
    #define CHIP_ID1 0x20
    #define CHIP_ID2 0x21
    -#define CHIP_ID_0 0x1602
    -#define CHIP_ID_1 0x0501
    +#define CHIP_ID_F81216AD 0x1602
    +#define CHIP_ID_F81216H 0x0501
    #define VENDOR_ID1 0x23
    #define VENDOR_ID1_VAL 0x19
    #define VENDOR_ID2 0x24
    @@ -43,7 +43,14 @@
    #define RXW4C_IRA BIT(3)
    #define TXW4C_IRA BIT(2)

    +#define FIFO_CTRL 0xF6
    +#define FIFO_MODE_MASK (BIT(1) | BIT(0))
    +#define FIFO_MODE_128 (BIT(1) | BIT(0))
    +#define RXFTHR_MODE_MASK (BIT(5) | BIT(4))
    +#define RXFTHR_MODE_4X BIT(5)
    +
    struct fintek_8250 {
    + u16 pid;
    u16 base_port;
    u8 index;
    u8 key;
    @@ -103,9 +110,10 @@ static int fintek_8250_check_id(struct fintek_8250 *pdata)
    chip = sio_read_reg(pdata, CHIP_ID1);
    chip |= sio_read_reg(pdata, CHIP_ID2) << 8;

    - if (chip != CHIP_ID_0 && chip != CHIP_ID_1)
    + if (chip != CHIP_ID_F81216AD && chip != CHIP_ID_F81216H)
    return -ENODEV;

    + pdata->pid = chip;
    return 0;
    }

    @@ -157,6 +165,20 @@ static int fintek_8250_rs485_config(struct uart_port *port,
    return 0;
    }

    +static void fintek_8250_set_max_fifo(struct fintek_8250 *pdata)
    +{
    + switch (pdata->pid) {
    + default: /* Default 16Bytes FIFO */
    + return;
    +
    + case CHIP_ID_F81216H: /* 128Bytes FIFO */
    + sio_write_mask_reg(pdata, FIFO_CTRL,
    + FIFO_MODE_MASK | RXFTHR_MODE_MASK,
    + FIFO_MODE_128 | RXFTHR_MODE_4X);
    + break;
    + }
    +}
    +
    static int find_base_port(struct fintek_8250 *pdata, u16 io_address,
    unsigned int irq)
    {
    @@ -195,6 +217,7 @@ static int find_base_port(struct fintek_8250 *pdata, u16 io_address,
    irqd_is_level_type(irq_data);

    fintek_8250_set_irq_mode(pdata, level_mode);
    + fintek_8250_set_max_fifo(pdata);
    fintek_8250_exit_key(addr[i]);

    return 0;
    --
    1.9.1
    \
     
     \ /
      Last update: 2016-09-17 09:58    [W:8.614 / U:0.000 seconds]
    ©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site