lkml.org 
[lkml]   [2015]   [Dec]   [16]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
/
Date
From
SubjectRe: [RFC PATCH v3 4/8] arm64: Handle early CPU boot failures
On Wed, Dec 16, 2015 at 10:39:50AM +0000, Suzuki K. Poulose wrote:
> On 15/12/15 11:55, Will Deacon wrote:
> >On Wed, Dec 09, 2015 at 09:57:15AM +0000, Suzuki K. Poulose wrote:
>
> >> /*
> >> * Initial data for bringing up a secondary CPU.
> >>+ * @stack - sp for the secondary CPU
> >>+ * @status - Result passed back from the secondary CPU to
> >>+ * indicate failure.
> >> */
> >> struct secondary_data {
> >> void *stack;
> >>-};
> >>+ unsigned long status;
> >>+} ____cacheline_aligned;
> >
> >Why is this necessary?
>
> That was based on a suggestion from Mark Rutland here:
>
> https://lkml.org/lkml/2015/12/1/580

That thread is talking about the CWG, which is not the same thing as
____cacheline_aligned. Given that the architectural maximum for the CWG
is 2K, we can probably get away with allocating the status field amongst
the head.S text instead (which we know will be clean).

Since SMP boot is serialised, that should be sufficient, right?

Will


\
 
 \ /
  Last update: 2015-12-16 13:01    [W:0.038 / U:0.924 seconds]
©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site