lkml.org 
[lkml]   [2015]   [Nov]   [19]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
/
From
SubjectRe: [PATCH 02/25] serial: sh-sci: Update DT binding documentation for BRG support
Date
Hi Geert,

Thank you for the patch.

On Thursday 19 November 2015 19:38:41 Geert Uytterhoeven wrote:
> Amend the DT bindings to include the optional clock sources for the Baud
> Rate Generator for External Clock (BRG), as found on some SCIF variants
> and on HSCIF.
>
> Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
> Cc: devicetree@vger.kernel.org
> ---
> Documentation/devicetree/bindings/serial/renesas,sci-serial.txt | 6 ++++++
> 1 file changed, 6 insertions(+)
>
> diff --git a/Documentation/devicetree/bindings/serial/renesas,sci-serial.txt
> b/Documentation/devicetree/bindings/serial/renesas,sci-serial.txt index
> 8efc9b6f35637fbb..ae907e39b11c2a5a 100644
> --- a/Documentation/devicetree/bindings/serial/renesas,sci-serial.txt
> +++ b/Documentation/devicetree/bindings/serial/renesas,sci-serial.txt
> @@ -46,6 +46,12 @@ Required properties:
> On (H)SCI(F) and some SCIFA, an additional clock may be specified:
> - "hsck" for the optional external clock input (on HSCIF),
> - "sck" for the optional external clock input (on other variants).
> + On UARTs equipped with a Baud Rate Generator for External Clock (BRG)
> + (some SCIF and HSCIF), additional clocks may be specified:
> + - "int_clk" for the optional internal clock source for the frequency
> + divider (typically the (AXI or SHwy) bus clock),

Isn't this always the same clock as the SCIF functional clock ?

> + - "scif_clk" for the optional external clock source for the frequency
> + divider (SCIF_CLK).
>
> Note: Each enabled SCIx UART should have an alias correctly numbered in the
> "aliases" node.

--
Regards,

Laurent Pinchart



\
 
 \ /
  Last update: 2015-11-19 21:41    [W:0.267 / U:0.076 seconds]
©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site