lkml.org 
[lkml]   [2014]   [Dec]   [10]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
/
SubjectRe: [PATCH v3] clk: Add PWM clock driver
From
Date
Hi Janusz,

thank you for the comments.

Am Dienstag, den 09.12.2014, 17:49 +0100 schrieb Janusz Użycki:
[...]
> > +int clk_pwm_probe(struct platform_device *pdev)
> > +{
> > + struct device_node *node = pdev->dev.of_node;
> > + struct clk_init_data init;
> > + struct clk_pwm *clk_pwm;
> > + struct pwm_device *pwm;
> > + const char *clk_name;
> > + struct clk *clk;
> > + int ret;
> > +
> > + clk_pwm = devm_kzalloc(&pdev->dev, sizeof(*clk_pwm), GFP_KERNEL);
> > + if (!clk_pwm)
> > + return -ENOMEM;
> > +
> > + pwm = devm_pwm_get(&pdev->dev, NULL);
>
> NULL or clk_name ?

There's only one pwm input to the pwm-clock, so I see no need to use a
con_id here and require the pwm-names device tree property to be set.

> > + if (IS_ERR(pwm))
> > + return PTR_ERR(pwm);
> > +
> > + if (!pwm || !pwm->period) {
> > + dev_err(&pdev->dev, "invalid pwm period\n");
> > + return -EINVAL;
> > + }
> > +
> > + if (of_property_read_u32(node, "clock-frequency", &clk_pwm->fixed_rate))
> > + clk_pwm->fixed_rate = 1000000000 / pwm->period;
>
> You can use NSEC_PER_SEC instead of the hardcoded value.

Thanks, I'll fix that.

> > +
> > + if (pwm->period != 1000000000 / clk_pwm->fixed_rate &&
> > + pwm->period != DIV_ROUND_UP(1000000000, clk_pwm->fixed_rate)) {
> > + dev_err(&pdev->dev,
> > + "clock-frequency does not match pwm period\n");
> > + return -EINVAL;
> > + }
>
> This can't prevent against buggy pwm driver (bad frequency)
> because there is not function to read the period back, ie.
> .pwm_config callback does not modify duty_ns and period_ns to real
> values indeed.

Of course, this is only to make sure that the clock-frequency and pwm
duty cycle are roughly the same.

> There is the way to set directly
> pwm->period = NSEC_PER_SEC / clk_pwm>fixed_rate;
> instead of third argument (period_ns) of pwms. Although the argument is
> required
> (#pwm-cells >= 2 and *_xlate_* functions) it could be set to 0 in pwms.
> Such calculation should be right for most PWMs if they are clocked not
> faster
> than eg. 40MHz. Above div-round issue can appear but it also appears due
> to ns resolution.
> I can't point if this is the best solution for the future.
>
> > +
> > + ret = pwm_config(pwm, (pwm->period + 1) >> 1, pwm->period);
> > + if (ret < 0)
> > + return ret;
> > +
> > + clk_name = node->name;
> > + of_property_read_string(node, "clock-output-names", &clk_name);
> > +
> > + init.name = clk_name;
> > + init.ops = &clk_pwm_ops;
> > + init.flags = CLK_IS_ROOT;
>
> and what about CLK_IS_BASIC?

Yes, I'll add that.

> > + init.num_parents = 0;
>
> Is it proof against suspend/resume race of pwm driver vs pwm-clock's
> customer?
> Otherwise chain of clocks can be broken.

Are there pwm drivers that disable pwm output in their suspend callback?
I don't think system wide suspend/resume ordering can protect against
that at all, since the two devices may be on completely different buses.
In that case it'd probably be best to use runtime pm to keep the pwm
activated until clk_disable/pwm_disable is called by the consumer.

[...]
> > +static struct platform_driver clk_pwm_driver = {
> > + .probe = clk_pwm_probe,
>
> missing
> .remove = clk_pwm_remove,
>
> > + .driver = {
> > + .name = "pwm-clock",
> > + .owner = THIS_MODULE,
>
> .owner could be removed (not a problem now)

Will add and remove those, respectively.

> > + .of_match_table = of_match_ptr(clk_pwm_dt_ids),
> > + },
>
> Why doesn't mcp251x trigger probe of pwm-clock driver?
> The fixed-clock uses CLK_OF_DECLARE which defines .data
> of of_device_id instead of .probe. Unfortunately I'm not so much
> familiar with DT.
> Any idea?

Did you add "simple-bus" to the clocks node compatible? The pwm-clock
device tree node needs to be placed somewhere where of_platform_populate
will consider it.

regards
Philipp



\
 
 \ /
  Last update: 2014-12-10 16:41    [W:0.470 / U:0.020 seconds]
©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site