lkml.org 
[lkml]   [2011]   [Mar]   [24]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
/
Date
From
SubjectRe: Hit BUG_ON in dma-mapping.c:425 (RFC)
On Thu, Mar 24, 2011 at 10:36:18AM +0200, Artem Bityutskiy wrote:
> On Thu, 2011-03-24 at 08:25 +0000, Russell King - ARM Linux wrote:
> > On Thu, Mar 24, 2011 at 04:18:13PM +0800, Nicolas Ferre wrote:
> > > diff --git a/drivers/spi/atmel_spi.c b/drivers/spi/atmel_spi.c
> > > --- a/drivers/spi/atmel_spi.c
> > > +++ b/drivers/spi/atmel_spi.c
> > > @@ -647,6 +647,22 @@ static void atmel_spi_next_message(struct spi_master *master)
> > > atmel_spi_next_xfer(master, msg);
> > > }
> > >
> > > +static void *adjust_buffer_location(struct device *dev, void *buf)
> > > +{
> > > + if (likely(buf < high_memory)) {
> > > + return buf;
> > > + } else {
> > > + struct page *pg;
> > > +
> > > + pg = vmalloc_to_page(buf);
> > > + if (pg == 0) {
> > > + dev_err(dev, "failed to vmalloc_to_page\n");
> > > + return NULL;
> > > + }
> > > + return page_address(pg) + ((size_t)buf & ~PAGE_MASK);
> > > + }
> > > +}
> > > +
> >
> > This really doesn't fix the problem. If the page is read or written via
> > the vmalloc mapping, you'll have stale data.
> >
> > DMA to vmalloc areas is dodgy at best.
>
> This topics pops up often. So what is the right fix? And sorry for my
> ignorance.

I have no idea. The problem comes down to MTDs interfaces being designed
only for PIO - it's expected that the CPU places data into the virtual
address being passed. This virtual address can be a vmalloc address,
a kmalloc'd address or a page address.

As long as that happens, everything all works because there's no cache
aliasing problems to consider as the buffers are always accessed through
the same mappings.

As soon as there's any attempt to move away from PIO, things get really
sticky because, with *any* DMA noncoherent architecture (it's not limited
to ARM) you run into issues with cache coherency causing data corruption.

When cache maintainence ends up having to deal with virtual addresses for
one level of cache and physical addresses for subseqent levels, the
problems are compounded even more.

The only real answer I can give is: if you want to deal with DMA, you
absolutely must conform to the restrictions on DMA which means that you
can't pass vmalloc addresses to the DMA API.

You can't work around that by converting a vmalloc address to a physical
address and then its coresponding virtual page address as that means the
DMA API will flush the wrong virtual address range and you'll again have
cache incoherency. That goes for *all* of the DMA API interfaces.



\
 
 \ /
  Last update: 2011-03-24 10:31    [W:0.183 / U:0.116 seconds]
©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site