lkml.org 
[lkml]   [2004]   [Jan]   [12]   [last100]   RSS Feed
Views: [wrap][no wrap]   [headers]  [forward] 
 
Messages in this thread
/
Date
From
SubjectRe: 2.6.1 and irq balancing
On Sun, 11 Jan 2004, Bill Davidsen wrote:

> I'm not sure this is a problem in any way, but some serious load is
> needed to trigger sharing, if indeed the NIC was the source of the ints
> on CPU2.
>
> 2x Xeon-2.4GHz, HT enabled. "CPU2" from memory, it was the other
> physical CPU, not another sibling. Worked fine, didn't break, don't
> regard it as a problem.

Seems to be ok here, 2x Xeon 2.0GHz w/ HT

CPU0 CPU1 CPU2 CPU3
0: 322303400 0 0 0 IO-APIC-edge timer
1: 255712 0 0 0 IO-APIC-edge i8042
2: 0 0 0 0 XT-PIC cascade
3: 828 0 0 0 IO-APIC-edge serial
4: 70682 0 0 0 IO-APIC-edge serial
8: 1 0 0 0 IO-APIC-edge rtc
9: 0 0 0 0 IO-APIC-level acpi
12: 1244334 0 0 0 IO-APIC-edge i8042
14: 21708437 129 18313205 1492 IO-APIC-edge ide0
15: 10859481 78 9907876 64 IO-APIC-edge ide1
16: 655 0 0 0 IO-APIC-level uhci_hcd
19: 34458 0 0 0 IO-APIC-level uhci_hcd, serial
20: 5762897 0 1009019 0 IO-APIC-level eth0
22: 4985838 60 4908642 42 IO-APIC-level ide2, ide3
23: 3667147 0 0 0 IO-APIC-level eth1
48: 8459639 0 0 0 IO-APIC-level EMU10K1
NMI: 0 0 0 0
LOC: 322346360 322346360 322346359 322346358
ERR: 0
MIS: 0

-
To unsubscribe from this list: send the line "unsubscribe linux-kernel" in
the body of a message to majordomo@vger.kernel.org
More majordomo info at http://vger.kernel.org/majordomo-info.html
Please read the FAQ at http://www.tux.org/lkml/

\
 
 \ /
  Last update: 2005-03-22 14:00    [W:0.110 / U:0.252 seconds]
©2003-2020 Jasper Spaans|hosted at Digital Ocean and TransIP|Read the blog|Advertise on this site